## Data Sheet

## FEATURES

Broad power supply range: $\mathbf{3} \mathrm{V}$ to 10 V
Wide input common-mode voltage range: - $V_{s}$ to $+V_{s}-1.3 \mathrm{~V}$
Rail-to-rail output
Fully specified dual power mode operation
4 mA full power mode ( 145 MHz )
1.4 mA low power mode ( 80 MHz )

Full power mode
Low harmonic distortion
-133 dBc HD2 and -140 dBc HD3 at 1 kHz
$\mathbf{- 1 3 3} \mathrm{dBc}$ HD2 and $\mathbf{- 1 1 6 ~ d B c ~ H D 3 ~ a t ~} 100 \mathrm{kHz}$
Fast settling time
18-bit: 100 ns
16-bit: 50 ns
Input voltage noise: $\mathbf{1 . 8} \mathbf{n V} / \sqrt{ } \mathrm{Hz}, \mathrm{f}=\mathbf{1 0 0} \mathbf{~ k H z}$
$\pm 115 \mu \mathrm{~V}$ maximum offset voltage from $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Adjustable output clamps for ADC input protection

## APPLICATIONS

Low power $\Sigma-\Delta$, PuISAR ${ }^{\oplus}$, and SAR ADC drivers
Single-ended to differential converters
Differential buffers
Medical imaging
Process control
Portable electronics

## GENERAL DESCRIPTION

The ADA4945-1 is a low noise, low distortion, fully differential amplifier with two selectable power modes. The device operates over a broad power supply range of 3 V to 10 V . The low dc offset, dc offset drift, and excellent dynamic performance of the ADA4945-1 makes it well suited for a variety of data acquisition and signal processing applications. The device is an ideal choice for driving high resolution, high performance successive approximation register (SAR) and $\Sigma-\Delta$ analog-to-digital converters (ADCs) on 4 mA of quiescent current (full power mode). The device can also be selected to operate on 1.4 mA of quiescent current (low power mode) to scale the power consumption to the desired performance necessary for an ADC drive application. The adjustable common-mode voltage allows the ADA4945-1 to match the input common-mode voltage of multiple ADCs. The internal common-mode feedback loop

FUNCTIONAL BLOCK DIAGRAM
ADA4945-1

notes

1. CONNECT THE EXPOSED PAD TO - $\mathbf{v}_{\mathbf{s}}$

Figure 1.
provides exceptional output balance, as well as suppression of even order harmonic distortion products.
With the ADA4945-1, differential gain configurations are achieved with a simple external feedback network of four resistors determining the closed-loop gain of the amplifier. The ADA4945-1 is fabricated using Analog Devices, Inc., proprietary, silicon germanium (SiGe), complementary bipolar process, enabling the device to achieve low levels of distortion with an input voltage noise of only $1.8 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ (full power mode).

The ADA4945-1 is available in a RoHS-complaint, $3 \mathrm{~mm} \times 3 \mathrm{~mm}$, 16 -lead LFCSP. The ADA4945-1 is specified to operate from $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.

Rev. 0

## TABLE OF CONTENTS

Features ..... 1
Applications .....  1
Functional Block Diagram ..... 1
General Description .....  1
Revision History ..... 2
Specifications ..... 3
Supply Voltage (Vs) $=10 \mathrm{~V}$ ..... 3
$\mathrm{V}=5 \mathrm{~V}$ ..... 7
$\mathrm{V}_{\mathrm{s}}=3 \mathrm{~V}$ ..... 11
Absolute Maximum Ratings ..... 15
Thermal Resistance ..... 15
Maximum Power Dissipation ..... 15
ESD Caution ..... 15
Pin Configuration and Function Descriptions ..... 16
Typical Performance Characteristics ..... 17
Full Power Mode ..... 17
Low Power Mode ..... 25
Test Circuits ..... 33
Terminology ..... 34
Theory of Operation ..... 35
Fully Differential and Common-Mode Signal Paths ..... 35
Output Voltage Clamp ..... 36
Power Modes ..... 36
Applications Information ..... 37
Analyzing an Application Circuit ..... 37
Setting the Closed-Loop Gain ..... 37
Estimating the Output Noise Voltage ..... 37
Impact of Mismatches in the Feedback Networks ..... 38
Calculating the Input Impedance of an Application Circuit ..... 38
Input Common-Mode Voltage Range ..... 40
Input and Output Capacitive AC Coupling ..... 40
Setting the Output Common-Mode Voltage ..... 40
Disable Pin ..... 40
Driving a Capacitive Load ..... 40
Output Clamps ..... 41
Driving a High Precision ADC ..... 42
Layout, Grounding, and Bypassing ..... 43
Outline Dimensions ..... 44
Ordering Guide ..... 44

## REVISION HISTORY

## 4/2019—Revision 0: Initial Version

## SPECIFICATIONS

## SUPPLY VOLTAGE $\left(V_{s}\right)=10 \mathrm{~V}$

Output common-mode voltage $\left(\mathrm{V}_{\text {OCM }}\right)=$ midsupply, Gain $(G)=1$, feedback resistance $\left(\mathrm{R}_{\mathrm{F}}\right)=$ gain resistance $\left(\mathrm{R}_{\mathrm{G}}\right)=499 \Omega$, differential load resistance $\left(\mathrm{R}_{\mathrm{L}, \mathrm{dm}}\right)=1 \mathrm{k} \Omega$, and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted. All specifications refer to single-ended input and differential outputs, unless otherwise noted. Refer to Figure 98 for circuit definitions.

## Positive Input (+ $D_{I N}$ ) or Negative Input ( $-D_{I N}$ ) to Differential Output Voltage (Vout, dm) Performance

Table 1.

| Parameter | Test Conditions/Comments | Full Power Mode |  |  | Low Power Mode |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| DYNAMIC PERFORMANCE |  |  |  |  |  |  |  |  |
| -3 dB Small SignalBandwidth | Vout, $d \mathrm{~m}=20 \mathrm{mV} \mathrm{p-p,G}=1$ |  | 145 |  |  | 80 |  | MHz |
|  | $V_{\text {out, }} \mathrm{dm}=20 \mathrm{mV}$ p-p, G $=2$ |  | 95 |  |  | 40 |  | MHz |
|  | Vout, $d \mathrm{~m}=20 \mathrm{mV}$ p-p, G $=5$ |  | 40 |  |  | 17 |  | MHz |
| -3 dB Large Signal Bandwidth | Vout, $d \mathrm{~m}=2 \mathrm{~V}$ p-p, G $=1$ |  | 60 |  |  | 18 |  | MHz |
|  | Vout, $\mathrm{dm}=2 \mathrm{~V}$ p-p, G $=2$ |  | 54 |  |  | 40 |  | MHz |
|  | Vout, dm $=2 \mathrm{~V}$ p-p, G $=5$ |  | 52 |  |  | 16 |  | MHz |
| Bandwidth for 0.1 dB Flatness | $V_{\text {out, }} \mathrm{dm}=20 \mathrm{mV}$ p-p, G = 1 |  | 28 |  |  | 27 |  | MHz |
|  | Vout, dm $=20 \mathrm{mV}$ p-p, G = 2 |  | 20 |  |  | 7 |  | MHz |
| Slew Rate <br> Settling Time to $0.1 \%$ <br> Settling Time | $\mathrm{V}_{\text {out, }} \mathrm{dm}=8 \mathrm{~V}$ step |  | 600 |  |  | 100 |  | V/ $/ \mathrm{s}$ |
|  | $\mathrm{V}_{\text {out, } \mathrm{dm}=8 \mathrm{~V} \text { step }}$ |  | 35 |  |  | 85 |  | ns |
|  | 16-bit |  | 50 |  |  | 150 |  | ns |
|  | 18-bit |  | 100 |  |  | 300 |  | ns |
| Input Overdrive Recovery | $\mathrm{G}=1$, differential input voltage $\left(\mathrm{V}_{\mathrm{IN}, \mathrm{dm}}\right)=10 \mathrm{Vp}$-p, triangular waveform |  | 500 |  |  | 300 |  | ns |
| Output Overdrive Recovery | $\mathrm{G}=10, \mathrm{Vout}, \mathrm{dm}=22 \mathrm{Vp-p},$ triangular waveform |  | 200 |  |  | 120 |  | ns |
| NOISE/HARMONIC PERFORMANCE <br> Second Harmonic Distortion (HD2) | Vout, dm $=8 \mathrm{~V} \mathrm{p}-\mathrm{p}$ |  |  |  |  |  |  |  |
|  | Center frequency $\left(\mathrm{f}_{\mathrm{C}}\right)=1 \mathrm{kHz}$ |  | -133 |  |  | -133 |  | dBc |
|  | $\mathrm{fc}_{\mathrm{c}}=100 \mathrm{kHz}$ |  | -133 |  |  | -133 |  | dBc |
|  | $\mathrm{f}_{\mathrm{c}}=100 \mathrm{kHz}, \mathrm{G}=2$ |  | -128 |  |  | -128 |  | dBc |
|  | $\mathrm{f}_{\mathrm{c}}=1 \mathrm{MHz}$ |  | -95 |  |  | -68 |  | dBc |
| Third Harmonic Distortion (HD3) | $\mathrm{fc}_{\mathrm{c}}=1 \mathrm{kHz}$ |  | -140 |  |  | -138 |  | dBC |
|  | $\mathrm{f}_{\mathrm{C}}=100 \mathrm{kHz}$ |  | -116 |  |  | -116 |  | dBc |
|  | $\mathrm{fc}_{\mathrm{c}}=100 \mathrm{kHz}, \mathrm{G}=2$ |  | -123 |  |  | -122 |  | dBc |
|  | $\mathrm{f}_{\mathrm{c}}=1 \mathrm{MHz}$ |  | -88 |  |  | -62 |  | dBC |
| Input Voltage Noise Differential |  |  |  |  |  |  |  |  |
|  | Frequency under test $\mathrm{f}=10 \mathrm{~Hz}$ |  |  |  |  |  |  |  |
|  | $\mathrm{f}=100 \mathrm{kHz}$ |  | 1.8 |  |  | 3 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
|  | $1 / \mathrm{f}$ corner frequency |  | 100 |  |  | 40 |  |  |
| Common Mode | $\mathrm{f}=10 \mathrm{~Hz}$ |  | 350 |  |  | 284 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
|  | $\mathrm{f}=100 \mathrm{kHz}$ |  | 30 |  |  | 38 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
|  | 1/f corner frequency |  | 1000 |  |  | 1000 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |



ADA4945-1

## Vосм to Common-Mode Output Voltage (Vout,cm) Performance

Table 2.

| Parameter | Test Conditions/Comments | Full Power Mode |  |  | Low Power Mode |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Vocm DYNAMIC PERFORMANCE |  |  |  |  |  |  |  |  |
| -3 dB Small Signal Bandwidth | $\mathrm{V}_{\text {out, } \mathrm{cm}}=20 \mathrm{mV}$ p-p |  | 35 |  |  | 15 |  | MHz |
| -3 dB Large Signal Bandwidth | $\mathrm{V}_{\text {out, cm }}=2 \mathrm{Vp}-\mathrm{p}$ |  | 3.8 |  |  | 1.3 |  | MHz |
| Slew Rate | $V_{\text {out, }}$ cm $=2 \mathrm{~V}$ p-p |  | 26 |  |  | 9 |  | V/ $/ \mathrm{s}$ |
| Input Voltage Noise | $\mathrm{f}=100 \mathrm{kHz}$ |  | 35 |  |  | 45 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| Gain | $\Delta \mathrm{V}_{\text {OUT, } \mathrm{cm} / \Delta \mathrm{V}_{\text {OcM }}, \Delta \mathrm{V}_{\text {OCM }}= \pm 1 \mathrm{~V}}$ | 0.99 | 1 | 1.01 | 0.99 | 1 | 1.01 | V/V |
| Vocm CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Input Common-Mode Voltage Range |  | $-\mathrm{V}_{\mathrm{s}}+0.4$ |  | $+\mathrm{V}_{s}-1.4$ | $-V_{s}+0.4$ |  | $+V_{s}-1.4$ | V |
| Input Resistance |  | 125 |  |  |  | 125 |  | $\mathrm{k} \Omega$ |
| Offset Voltage | Common mode offset $\left(V_{\text {os, }}, \mathrm{m}\right)=$ $\mathrm{V}_{\text {out,cm }}-\mathrm{V}_{\text {ocm, }}$ positive input $\left(\mathrm{V}_{\mathbb{P}}\right)=$ negative input $\left(\mathrm{V}_{\text {IN }}\right)=\mathrm{V}_{\text {Ocm }}=0 \mathrm{~V}$ |  |  |  |  |  |  |  |
|  | $25^{\circ} \mathrm{C}$ |  | $\pm 5$ | $\pm 60$ |  | $\pm 5$ | $\pm 60$ | mV |
|  | $\mathrm{T}_{\mathrm{A}}=20^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |  | $\pm 10$ |  |  | $\pm 10$ |  | mV |
|  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  | $\pm 20$ |  |  | $\pm 20$ |  | mV |
| Input Offset Voltage Drift | $\mathrm{T}_{\mathrm{A}}=20^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | $\pm 5$ |  |  |  | $\pm 5$ |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Bias Current | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 10$ |  |  |  | $\pm 10$ |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
|  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | -220 |  |  |  | -160 |  | $\mu \mathrm{A}$ |
|  | $\mathrm{T}_{\mathrm{A}}=20^{\circ} \mathrm{C} \text { to } 85^{\circ} \mathrm{C}$ | -300 |  |  |  | -205 |  | $\mu \mathrm{A}$ |
| Input Bias Current Drift | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}$ | -350 |  |  |  | -230 |  | $\mu \mathrm{A}$ |
|  | $\mathrm{T}_{\mathrm{A}}=20^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | -1.3 |  |  |  | -0.75 |  | $\mu \mathrm{A} /{ }^{\circ} \mathrm{C}$ |
|  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | -1.5 |  |  |  | -1.0 |  | $\mu \mathrm{A} /{ }^{\circ} \mathrm{C}$ |
| CMRR | $\Delta \mathrm{V}_{\text {OS }, \mathrm{dm}} / \Delta \mathrm{V}_{\text {OCM }}, \Delta \mathrm{V}_{\text {OCM }}= \pm 1 \mathrm{~V}$ |  |  |  |  | -130 |  | dB |

## General Performance

Table 3.


## $\mathbf{V}_{\mathrm{s}}=\mathbf{5} \mathbf{V}$

$V_{O C M}=$ midsupply, $G=1, \mathrm{R}_{\mathrm{F}}=\mathrm{R}_{\mathrm{G}}=499 \Omega, \mathrm{R}_{\mathrm{L}, \mathrm{dm}}=1 \mathrm{k} \Omega, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted. All specifications refer to single-ended input and differential outputs, unless otherwise noted. Refer to Figure 98 for circuits definitions.
$+D_{\text {IN }}$ or - $D_{\text {IN }}$ to V Vout, dm Performance
Table 4.

| Parameter | Test Conditions/Comments | Full Power Mode |  |  | Low Power Mode |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| DYNAMIC PERFORMANCE |  |  |  |  |  |  |  |  |
| -3 dB Small Signal Bandwidth | Vout, $\mathrm{dm}=20 \mathrm{mV}$ p-p, G $=1$ |  | 145 |  |  | 80 |  | MHz |
|  | $V_{\text {out, } \text { dm }}=20 \mathrm{mV}$ p-p, G $=2$ |  | 95 |  |  | 40 |  | MHz |
|  | Vout, $\mathrm{dm}=20 \mathrm{mV}$ p-p, $\mathrm{G}=5$ |  | 40 |  |  | 17 |  | MHz |
| -3 dB Large Signal Bandwidth | $\mathrm{V}_{\text {Out, }, \mathrm{dm}}=2 \mathrm{~V}$ p-p, G $=1$ |  | 60 |  |  | 18 |  | MHz |
|  | Vout, dm $=2 \mathrm{~V}$ p-p, G $=2$ |  | 54 |  |  | 40 |  | MHz |
|  | $\mathrm{V}_{\text {out, }} \mathrm{dm}=2 \mathrm{Vp-p} \mathrm{G}=$, |  | 52 |  |  | 16 |  | MHz |
| Bandwidth for 0.1 dB Flatness | $V_{\text {out, } \mathrm{dm}}=20 \mathrm{mV}$ p-p, G $=1$ |  | 28 |  |  | 27 |  | MHz |
|  | Vout, dm $=20 \mathrm{mV}$ p-p, G $=2$ |  | 20 |  |  | 7 |  | MHz |
| Slew Rate <br> Settling Time to $0.1 \%$ <br> Settling Time | $\mathrm{V}_{\text {out, }} \mathrm{dm}=8 \mathrm{~V}$ step |  | 600 |  |  | 100 |  | V/ $/ \mathrm{s}$ |
|  | $\mathrm{V}_{\text {out, } \mathrm{dm}}=8 \mathrm{~V}$ step |  | 35 |  |  | 85 |  | ns |
|  | 16-bit |  | 50 |  |  | 150 |  | ns |
|  | 18-bit |  | 100 |  |  | 300 |  | ns |
| Input Overdrive Recovery Output Overdrive Recovery | $\mathrm{G}=1, \mathrm{~V}_{\mathbb{N}, \mathrm{dm}}=10 \mathrm{Vp}-\mathrm{p},$ triangular waveform |  | 300 |  |  | 500 |  | ns |
|  | $\mathrm{G}=2, \mathrm{VouT}, \mathrm{dm}=12 \mathrm{Vp-p},$ triangular waveform |  | 145 |  |  | 80 |  | ns |
| NOISE/HARMONIC PERFORMANCE HD2 | $\mathrm{V}_{\text {out, }} \mathrm{dm}=8 \mathrm{Vp-p}$ |  |  |  |  |  |  |  |
|  | Center frequency $\left(\mathrm{f}_{\mathrm{c}}\right)=1 \mathrm{kHz}$ |  | -133 |  |  | -133 |  | dBc |
|  | $\mathrm{f}_{\mathrm{c}}=100 \mathrm{kHz}$ |  | -133 |  |  | -133 |  | dBc |
|  | $\mathrm{fc}_{\mathrm{c}}=100 \mathrm{kHz}, \mathrm{G}=2$ |  | -128 |  |  | -128 |  | dBC |
|  | $\mathrm{f}_{\mathrm{c}}=1 \mathrm{MHz}$ |  | -95 |  |  | -68 |  | dBC |
| HD3 | $\mathrm{f}_{\mathrm{c}}=1 \mathrm{kHz}$ |  | -140 |  |  | -138 |  | dBC |
|  | $\mathrm{fc}_{\mathrm{c}}=100 \mathrm{kHz}$ |  | -116 |  |  | -116 |  | dBc |
|  | $\mathrm{f}_{\mathrm{C}}=100 \mathrm{kHz}, \mathrm{G}=2$ |  | -123 |  |  | -122 |  | dBc |
|  | $\mathrm{f}_{\mathrm{C}}=1 \mathrm{MHz}$ |  | -88 |  |  | -62 |  | dBc |
| Input Voltage Noise Differential |  |  |  |  |  |  |  |  |
|  | $\mathrm{f}=10 \mathrm{~Hz}$ |  | 5 |  |  | 7 |  |  |
|  | $\mathrm{f}=100 \mathrm{kHz}$ |  | 1.8 |  |  | 3 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
|  | $1 / \mathrm{f}$ corner frequency |  | 100 |  |  | 40 |  | $\mathrm{Hz}$ |
| Common Mode | $f=10 \mathrm{~Hz}$ |  | $350$ |  |  | 284 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
|  | $\mathrm{f}=100 \mathrm{kHz}$ |  | 30 |  |  | $38$ |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
|  | 1/f corner frequency |  | 1000 |  |  | 1000 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| Integrated Voltage Noise Input Current Noise | 0.1 Hz to 10 Hz |  | 35 |  |  | 25 |  | nV rms |
|  | $\mathrm{f}=10 \mathrm{~Hz}$ |  | 11 |  |  | 4 |  | $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ |
|  | $\mathrm{f}=100 \mathrm{kHz}$ |  | 1.0 |  |  | 0.6 |  | $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ |
|  | 1/f corner frequency |  | 2000 |  |  |  |  | $\mathrm{Hz}$ |


| Parameter | Test Conditions/Comments | Full Power Mode |  |  | Low Power Mode |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| INPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Input Offset Voltage | $25^{\circ} \mathrm{C}$ |  | $\pm 10$ | $\pm 50$ |  | $\pm 10$ | $\pm 50$ | $\mu \mathrm{V}$ |
|  | $\mathrm{T}_{\mathrm{A}}=20^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |  | $\pm 15$ | $\pm 80$ |  | $\pm 15$ | $\pm 80$ | $\mu \mathrm{V}$ |
|  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  | $\pm 30$ | $\pm 115$ |  | $\pm 30$ | $\pm 115$ | $\mu \mathrm{V}$ |
| Input Offset Voltage Drift | $\mathrm{T}_{\mathrm{A}}=20^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |  | $\pm 0.1$ | $\pm 0.5$ |  | $\pm 0.1$ | $\pm 0.5$ | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
|  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  | $\pm 0.2$ | $\pm 1.0$ |  | $\pm 0.2$ | $\pm 1.0$ | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Bias Current | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | -1.2 | -2.5 |  | -0.5 | -0.8 | $\mu \mathrm{A}$ |
|  | $\mathrm{T}_{\mathrm{A}}=20^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |  | -1.5 | -3.0 |  | -0.6 | -1.0 | $\mu \mathrm{A}$ |
|  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  | -1.8 | -3.4 |  | -0.7 | -1.2 | $\mu \mathrm{A}$ |
| Input Bias Current Drift | $\mathrm{T}_{\mathrm{A}}=20^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |  | -10 | -50 |  | -10 | -50 | $\mathrm{nA} /{ }^{\circ} \mathrm{C}$ |
|  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  | -10 | -50 |  | -10 | -50 | $n \mathrm{n} /{ }^{\circ} \mathrm{C}$ |
| Input Offset Current | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\pm 20$ | $\pm 200$ |  | $\pm 10$ | $\pm 130$ | nA |
|  | $\mathrm{T}_{\mathrm{A}}=20^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |  | $\pm 25$ | $\pm 250$ |  | $\pm 20$ | $\pm 150$ | nA |
|  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  | $\pm 40$ | $\pm 300$ |  | $\pm 25$ | $\pm 200$ | nA |
| Input Offset Current Drift | $\mathrm{T}_{\mathrm{A}}=20^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |  | $\pm 0.1$ | $\pm 0.6$ |  | $\pm 0.06$ | $\pm 0.38$ | nA/ ${ }^{\circ} \mathrm{C}$ |
|  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  | $\pm 0.12$ | $\pm 0.7$ |  | $\pm 0.07$ | $\pm 0.4$ | $\mathrm{nA} /{ }^{\circ} \mathrm{C}$ |
| $V_{\text {cm }}$ Range |  | $-\mathrm{V}_{\text {s }}$ |  | $+\mathrm{V}_{s}-1.3$ | $-\mathrm{V}_{5}$ |  | $+V_{s}-1.3$ | V |
| Input Resistance | Differential |  | 50 |  |  | 50 |  | $\mathrm{k} \Omega$ |
|  | Common mode |  | 50 |  |  | 50 |  | $\mathrm{M} \Omega$ |
| Input Capacitance |  |  | 1 |  |  | 1 |  | pF |
| CMRR | $\mathrm{V}_{\text {cm }}=0.5 \mathrm{~V}$ to 9 V |  | -110 |  |  | -110 |  | dB |
| Open-Loop Gain | $\mathrm{V}_{\text {OUT }}= \pm 4 \mathrm{~V}$ |  | 120 |  |  | 115 |  | dB |
|  |  |  |  |  |  |  |  |  |
| Output Voltage Swing | $\mathrm{R}_{\mathrm{L}}=100 \Omega$ | $\begin{aligned} & -\mathrm{V}_{\mathrm{s}}+ \\ & 0.55 \end{aligned}$ |  | $+\mathrm{V}_{5}-0.55$ | $-\mathrm{V}_{5}+0.55$ |  | $+\mathrm{V}_{\text {s }}-0.55$ | V |
|  | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | $-V_{s}+0.1$ |  | $+\mathrm{V}_{s}-0.1$ | $-\mathrm{V}_{s}+0.1$ |  | $+V_{s}-0.1$ | V |
| Short-Circuit Current |  |  | 170 |  |  | 140 |  | mA peak |
| Output Balance Error | $\mathrm{f}=100 \mathrm{kHz}, \Delta \mathrm{Vour}_{\text {, cm }} / \Delta \mathrm{Vour}_{\text {, dm }}$ |  | 100 |  |  | 100 |  | dB |

ADA4945-1

## $V_{\text {ocм }}$ to $V_{\text {out }, \text { сm }}$ Performance

Table 5.

| Parameter | Test <br> Conditions/Comments | Full Power Mode |  |  | Low Power Mode |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Vосм DYNAMIC PERFORMANCE |  |  |  |  |  |  |  |  |
| -3 dB Small Signal Bandwidth | Vout, cm $=20 \mathrm{mV}$ p-p |  | 35 |  |  | 15 |  | MHz |
| -3 dB Large Signal Bandwidth | $\mathrm{V}_{\text {out, } \mathrm{cm}}=2 \mathrm{~V}$ p-p |  | 3.8 |  |  | 1.3 |  | MHz |
| Slew Rate | $\mathrm{V}_{\text {out }, \mathrm{cm}}=2 \mathrm{Vp}$-p |  | 26 |  |  | 9 |  | V/ $\mu \mathrm{s}$ |
| Input Voltage Noise | $\mathrm{f}=100 \mathrm{kHz}$ |  | 35 |  |  | 45 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| Gain | $\Delta \mathrm{V}_{\text {out, cm }} / \Delta \mathrm{V}_{\text {ocm }}$, <br> $\Delta V_{\text {OCM }}= \pm 1 \mathrm{~V}$ | 0.99 | 1 | 1.01 | 0.99 | 1 | 1.01 | V/V |
| Vocm CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Input Common-Mode Voltage Range |  | $-V_{s}+0.4$ |  | $+\mathrm{V}_{\mathrm{s}}-1.4$ | $-V_{s}+0.4$ |  | +V $\mathrm{V}_{5}-1.4$ | V |
| Input Resistance |  | 125 |  |  | 125 |  |  | $\mathrm{k} \Omega$ |
| Offset Voltage | $\begin{aligned} & \mathrm{V}_{\text {SS }, \mathrm{cm}}=\mathrm{V}_{\text {OUT }, \mathrm{cm}}-\mathrm{V}_{\text {OCM }}, \\ & \mathrm{V}_{\mathrm{IP}}=\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\text {OCM }}=0 \mathrm{~V} \end{aligned}$ |  |  |  |  |  |  |  |
|  | $25^{\circ} \mathrm{C}$ |  | $\pm 10$ | $\pm 60$ |  | $\pm 10$ | $\pm 60$ | mV |
|  | $\mathrm{T}_{\mathrm{A}}=20^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |  | $\pm 10$ |  |  | $\pm 10$ |  | mV |
|  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  | $\pm 20$ |  |  | $\pm 20$ |  | mV |
| Input Offset Voltage Drift | $\mathrm{T}_{\mathrm{A}}=20^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | $\pm 5$ |  |  |  | $\pm 5$ |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
|  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 10$ |  |  |  | $\pm 10$ |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Bias Current | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | -220 |  |  |  | -160 |  | $\mu \mathrm{A}$ |
|  | $\mathrm{T}_{\mathrm{A}}=20^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | -300 |  |  |  | -205 |  | $\mu \mathrm{A}$ |
|  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | -350 |  |  |  | -230 |  | $\mu \mathrm{A}$ |
| Input Bias Current Drift | $\mathrm{T}_{\mathrm{A}}=20^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | -1.3 |  |  |  | -0.75 |  | $\mu \mathrm{A} /{ }^{\circ} \mathrm{C}$ |
|  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | -1.5 |  |  |  | -1.0 |  | $\mu \mathrm{A} /{ }^{\circ} \mathrm{C}$ |
| CMRR | $\Delta \mathrm{V}_{\mathrm{os}, \mathrm{dm}} / \Delta \mathrm{V}_{\mathrm{oCM}},$ $\Delta \mathrm{V}_{\text {OCM }}= \pm 1 \mathrm{~V}$ | -130 |  |  |  | -130 |  | dB |

## ADA4945-1

## General Performance

Table 6.


## $\mathbf{V}_{\mathrm{s}}=\mathbf{3} \mathbf{V}$

$V_{\text {OCM }}=$ midsupply, $G=1, \mathrm{R}_{\mathrm{F}}=\mathrm{R}_{\mathrm{G}}=499 \Omega, \mathrm{R}_{\mathrm{L}, \mathrm{dm}}=1 \mathrm{k} \Omega, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted. All specifications refer to single-ended input and differential outputs, unless otherwise noted. Refer to Figure 98 for circuit definitions.
$+D_{\text {IN }}$ or - $D_{\text {IN }}$ to Vout, dm Performance
Table 7.

| Parameter | Test Conditions/Comments | Full Power Mode |  |  | Low Power Mode |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| DYNAMIC PERFORMANCE |  |  |  |  |  |  |  |  |
| -3 dB Small Signal Bandwidth | Vout, $\mathrm{dm}=20 \mathrm{mV}$ p-p, G $=1$ |  | 145 |  |  | 80 |  | MHz |
|  | $V_{\text {out, }, \mathrm{dm}}=20 \mathrm{mV}$ p-p, G $=2$ |  | 95 |  |  | 40 |  | MHz |
|  | Vout, $\mathrm{dm}=20 \mathrm{mV}$ p-p, G $=5$ |  | 40 |  |  | 17 |  | MHz |
| -3 dB Large Signal Bandwidth | $\mathrm{V}_{\text {Out, }, \mathrm{dm}}=2 \mathrm{~V}$ p-p, G $=1$ |  | 22 |  |  | 11 |  | MHz |
| Bandwidth for 0.1 dB Flatness | Vout, dm $=20 \mathrm{mV}$ p-p, G = 1 |  | 28 |  |  | 27 |  | MHz |
|  | $\mathrm{V}_{\text {out, } \mathrm{dm}}=20 \mathrm{mV}$ p-p, G $=2$ |  | 20 |  |  | 7 |  | MHz |
| Slew Rate <br> Settling Time to $0.1 \%$ <br> Settling Time | $\mathrm{V}_{\text {out, } \mathrm{dm}}=4 \mathrm{~V}$ step |  | 600 |  |  | 100 |  | V/ $/ \mathrm{s}$ |
|  | Vout, dm $=4 \mathrm{~V}$ step |  | 35 |  |  | 85 |  | ns |
|  | 16-bit |  | 50 |  |  | 150 |  | ns |
|  | 18-bit |  | 100 |  |  | 300 |  | ns |
| Input Overdrive Recovery Output Overdrive Recovery | $\mathrm{G}=-1, \mathrm{~V}_{\mathrm{IN}, \mathrm{dm}}=3 \vee \mathrm{p}-\mathrm{p},$ <br> triangular waveform |  | 500 |  |  | 300 |  | ns |
|  | $\mathrm{G}=2, \mathrm{~V}_{\mathrm{out}, \mathrm{dm}}=6 \mathrm{~V} \mathrm{p}-\mathrm{p},$ triangular waveform |  | 200 |  |  | 120 |  | ns |
| NOISE/HARMONIC PERFORMANCE HD2 | Vout, dm $=4 \mathrm{~V}$ p-p |  |  |  |  |  |  |  |
|  | $\mathrm{f}_{\mathrm{C}}=1 \mathrm{kHz}$ |  | -133 |  |  | -133 |  | dBc |
|  | $\mathrm{f}_{\mathrm{C}}=100 \mathrm{kHz}$ |  | -133 |  |  | -133 |  | dBc |
|  | $\mathrm{f}_{\mathrm{C}}=100 \mathrm{kHz}, \mathrm{G}=2$ |  | -128 |  |  | -128 |  | dBc |
|  | $\mathrm{f}_{\mathrm{C}}=1 \mathrm{MHz}$ |  | -95 |  |  | -68 |  | dBc |
| HD3 | $\mathrm{f}_{\mathrm{C}}=1 \mathrm{kHz}$ |  | -140 |  |  | -138 |  | dBc |
|  | $\mathrm{f}_{\mathrm{c}}=100 \mathrm{kHz}$ |  | -116 |  |  | -116 |  | dBC |
|  | $\mathrm{f}_{\mathrm{C}}=100 \mathrm{kHz}, \mathrm{G}=2$ |  | -123 |  |  | -122 |  | dBC |
|  | $\mathrm{f}_{\mathrm{C}}=1 \mathrm{MHz}$ |  | -88 |  |  | -62 |  | dBC |
| Input Voltage Noise Differential |  |  |  |  |  |  |  |  |
|  | $\mathrm{f}=10 \mathrm{~Hz}$ |  | 5 |  |  | 7 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
|  | $\mathrm{f}=100 \mathrm{kHz}$ |  | 1.8 |  |  | 3 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
|  | 1/f corner frequency |  | 100 |  |  | 40 |  |  |
| Common Mode | $\mathrm{f}=10 \mathrm{~Hz}$ |  | 350 |  |  | 284 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
|  | $\mathrm{f}=100 \mathrm{kHz}$ |  | 30 |  |  | 38 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
|  | 1/f corner frequency |  | 1000 |  |  | 1000 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| Integrated Voltage Noise Input Current Noise | 0.1 Hz to 10 Hz |  | 35 |  |  | 25 |  | nV rms |
|  | $\mathrm{f}=10 \mathrm{~Hz}$ |  |  |  |  |  |  | $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ |
|  | $\mathrm{f}=100 \mathrm{kHz}$ |  | 1.0 |  |  | 0.6 |  | $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ |
|  | 1/f corner frequency |  | 2000 |  |  | 1000 |  | Hz |


| Parameter | Test Conditions/Comments | Full Power Mode |  |  | Low Power Mode |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| INPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Input Offset Voltage | $25^{\circ} \mathrm{C}$ |  | $\pm 10$ | $\pm 50$ |  | $\pm 10$ | $\pm 50$ | $\mu \mathrm{V}$ |
|  | $\mathrm{T}_{\mathrm{A}}=20^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |  | $\pm 15$ | $\pm 80$ |  | $\pm 15$ | $\pm 80$ | $\mu \mathrm{V}$ |
|  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  | $\pm 30$ | $\pm 115$ |  | $\pm 30$ | $\pm 115$ | $\mu \mathrm{V}$ |
| Input Offset Voltage Drift | $\mathrm{T}_{\mathrm{A}}=20^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |  | $\pm 0.1$ | $\pm 0.5$ |  | $\pm 0.1$ | $\pm 0.5$ | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
|  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  | $\pm 0.2$ | $\pm 1.0$ |  | $\pm 0.2$ | $\pm 1.0$ | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Bias Current | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | -1.2 | -2.5 |  | -0.5 | -0.8 | $\mu \mathrm{A}$ |
|  | $\mathrm{T}_{\mathrm{A}}=20^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |  | -1.5 | -3.0 |  | -0.6 | -1.0 | $\mu \mathrm{A}$ |
|  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  | -1.8 | -3.4 |  | -0.7 | -1.2 | $\mu \mathrm{A}$ |
| Input Bias Current Drift | $\mathrm{T}_{\mathrm{A}}=20^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |  | -10 | -50 |  | -10 | -50 | $\mathrm{nA} /{ }^{\circ} \mathrm{C}$ |
|  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  | -10 | -50 |  | -10 | -50 | $n \mathrm{n} /{ }^{\circ} \mathrm{C}$ |
| Input Offset Current | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\pm 20$ | $\pm 200$ |  | $\pm 10$ | $\pm 130$ | nA |
|  | $\mathrm{T}_{\mathrm{A}}=20^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |  | $\pm 25$ | $\pm 250$ |  | $\pm 20$ | $\pm 150$ | nA |
|  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  | $\pm 40$ | $\pm 300$ |  | $\pm 25$ | $\pm 200$ | nA |
| Input Offset Current Drift | $\mathrm{T}_{\mathrm{A}}=20^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |  | $\pm 0.1$ | $\pm 0.6$ |  | $\pm 0.06$ | $\pm 0.38$ | $n \mathrm{~A} /{ }^{\circ} \mathrm{C}$ |
|  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  | $\pm 0.12$ | $\pm 0.7$ |  | $\pm 0.07$ | $\pm 0.4$ | $\mathrm{nA} /{ }^{\circ} \mathrm{C}$ |
| $V_{\text {CM }}$ Range Input Resistance |  | $-\mathrm{V}_{5}$ |  | $+\mathrm{V}_{\mathrm{s}}-1.3$ | $-\mathrm{V}_{\text {S }}$ |  | $+\mathrm{V}_{5}-1.3$ | V |
|  | Differential |  | 50 |  |  | 50 |  | k $\Omega$ |
|  | Common mode |  | 50 |  |  | 50 |  | $\mathrm{M} \Omega$ |
| Input Capacitance |  |  | 1 |  |  | 1 |  | pF |
| CMRR | $\mathrm{V}_{\text {CM }}=0.5 \mathrm{~V}$ to 9 V |  | -110 |  |  | -110 |  | dB |
| Open-Loop Gain | $\mathrm{V}_{\text {OUT }}= \pm 4 \mathrm{~V}$ |  | 120 |  |  | 115 |  | dB |
| OUTPUT <br> CHARACTERISTICS | OUTPUT |  |  |  |  |  |  |  |
| Output Voltage Swing | $\mathrm{R}_{\mathrm{L}}=100 \Omega$ | $-\mathrm{V}_{\mathrm{s}}+0.55$ |  | $+\mathrm{V}_{\text {s }}-0.55$ | $-\mathrm{V}_{\mathrm{s}}+0.55$ |  | $+\mathrm{V}_{5}-0.55$ | V |
|  | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | $-\mathrm{V}_{\mathrm{s}}+0.1$ |  | $+\mathrm{V}_{\text {s }}-0.1$ | $-\mathrm{V}_{\mathrm{s}}+0.1$ |  | $+\mathrm{V}_{5}-0.1$ |  |
| Short-Circuit Current |  |  | 170 |  |  | 140 |  | mA peak |
| Output Balance Error | $\mathrm{f}=100 \mathrm{kHz}, \Delta \mathrm{V}_{\text {out,cm }} / \Delta \mathrm{V}_{\text {out, }}$ dm |  | 100 |  |  | 100 |  |  |

ADA4945-1

## $V_{\text {ocм }}$ to $V_{\text {out }, \text { сm }}$ Performance

Table 8.

| Parameter | Test <br> Conditions/Comments | Full Power Mode |  |  | Low Power Mode |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Voсм DYNAMIC PERFORMANCE |  |  |  |  |  |  |  |  |
| -3 dB Small Signal Bandwidth | Vout, cm $=20 \mathrm{mV}$ p-p |  | 35 |  |  | 15 |  | MHz |
| -3 dB Large Signal Bandwidth | $\mathrm{V}_{\text {out, } \mathrm{cm}}=2 \mathrm{~V}$ p-p |  | 3.8 |  |  | 1.3 |  | MHz |
| Slew Rate | $\mathrm{V}_{\text {out }, \mathrm{cm}}=2 \mathrm{~V}$ p-p |  | 26 |  |  | 9 |  | V/ $\mu \mathrm{s}$ |
| Input Voltage Noise | $\mathrm{f}=100 \mathrm{kHz}$ |  | 35 |  |  | 45 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| Gain | $\Delta V_{\text {out, cm }} / \Delta V_{\text {ocm }}$, <br> $\Delta \mathrm{V}_{\text {OCM }}= \pm 1 \mathrm{~V}$ | 0.99 | 1 | 1.01 | 0.99 | 1 | 1.01 | V/V |
| Vocm CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Input Common-Mode Voltage Range |  | $-\mathrm{V}_{\mathrm{s}}+0.4$ |  | $+\mathrm{V}_{\mathrm{s}}-1.4$ | $-\mathrm{V}_{\mathrm{s}}+0.4$ |  | $+V_{s}-1.4$ | V |
| Input Resistance |  | 125 |  |  |  | 125 |  | $\mathrm{k} \Omega$ |
| Offset Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{OS}, \mathrm{~cm}}=\mathrm{V}_{\text {OUT }, \mathrm{cm}}-\mathrm{V}_{\mathrm{OCM},}, \\ & \mathrm{~V}_{\mathrm{IP}}=\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{OCM}}=0 \mathrm{~V} \end{aligned}$ |  |  |  |  |  |  |  |
|  | $25^{\circ} \mathrm{C}$ |  | $\pm 10$ | $\pm 60$ |  | $\pm 10$ | $\pm 60$ | mV |
|  | $\mathrm{T}_{\mathrm{A}}=20^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |  | $\pm 10$ |  |  | $\pm 10$ |  | mV |
|  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  | $\pm 20$ |  |  | $\pm 20$ |  | mV |
| Input Offset Voltage Drift | $\mathrm{T}_{\mathrm{A}}=20^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | $\pm 5$ |  |  |  | $\pm 5$ |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
|  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 10$ |  |  |  | $\pm 10$ |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Bias Current | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | -220 |  |  |  | -160 |  | $\mu \mathrm{A}$ |
|  | $\mathrm{T}_{\mathrm{A}}=20^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | -300 |  |  |  | -205 |  | $\mu \mathrm{A}$ |
|  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | -350 |  |  |  | -230 |  | $\mu \mathrm{A}$ |
| Input Bias Current Drift | $\mathrm{T}_{\mathrm{A}}=20^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | -1.3 |  |  |  | -0.75 |  | $\mu \mathrm{A} /{ }^{\circ} \mathrm{C}$ |
|  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | -1.5 |  |  |  | -1.0 |  | $\mu \mathrm{A} /{ }^{\circ} \mathrm{C}$ |
| CMRR | $\begin{aligned} & \Delta \mathrm{V}_{\mathrm{os}, \mathrm{dm}} / \Delta \mathrm{V}_{\text {ocn }}, \\ & \Delta \mathrm{V}_{\mathrm{ocm}}= \pm 1 \mathrm{~V} \end{aligned}$ | -130 |  |  |  | -130 |  | dB |

## ADA4945-1

## General Performance

Table 9.


## ABSOLUTE MAXIMUM RATINGS

Table 10.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage | 11 V |
| Vocm | $\pm \mathrm{V}_{\mathrm{s}}$ |
| Differential Input Voltage | $\pm 1 \mathrm{~V}$ |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec) | $300^{\circ} \mathrm{C}$ |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |
| Electrostatic Discharge (ESD) |  |
| $\quad$ Field Induced Charged Device Model | 1250 V |
| $\quad$ (FICDM) |  |
| $\quad$ Human Body Model (HBM) | 4000 V |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## THERMAL RESISTANCE

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Careful attention to PCB thermal design is required.
$\theta_{\text {JA }}$ is the natural convection, junction to ambient, thermal resistance measured in a one cubic foot sealed enclosure. $\theta_{\mathrm{JC}}$ is the junction to case thermal resistance.

Table 11.

| Package Type | $\boldsymbol{\theta}_{\text {JA }}$ | $\boldsymbol{\theta}_{\mathrm{\jmath c}}$ | Unit |
| :--- | :--- | :--- | :--- |
| $\mathrm{CP}-16-22$ | 70 | 15 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## MAXIMUM POWER DISSIPATION

The maximum safe power dissipation in the ADA4945-1 package is limited by the associated rise in junction temperature $\left(\mathrm{T}_{\mathrm{J}}\right)$ on the die. At approximately $150^{\circ} \mathrm{C}$, which is the glass transition temperature, the properties of the plastic change. Even temporarily exceeding this temperature limit can change the stresses that the package exerts on the die, permanently shifting the parametric performance of ADA4945-1. Exceeding a junction temperature of $150^{\circ} \mathrm{C}$ for an extended period can result in changes in the silicon devices, potentially causing failure.

The power dissipated in the package $\left(\mathrm{P}_{\mathrm{D}}\right)$ is the sum of the quiescent power dissipation and the power dissipated in the package due to the load drive for all outputs. The quiescent power dissipation is the voltage between the supply pins ( $\pm \mathrm{V}_{\mathrm{s}}$ ) times the quiescent current ( $\mathrm{I}_{\mathrm{s}}$ ). The load current consists of the differential and common-mode currents flowing to the load, as well as currents flowing through the external feedback networks and internal common-mode feedback loop. The internal resistor tap used in the common-mode feedback loop places a negligible differential load on the output. Consider RMS voltages and currents when dealing with ac signals.
Airflow reduces $\theta_{\mathrm{JA}}$. In addition, more metal directly in contact with the package leads from metal traces through holes, ground, and power planes reduces the $\theta_{\mathrm{JA}}$.
Figure 2 shows the maximum safe power dissipation in the package vs. the ambient temperature for the 16-lead LFCSP $\left(\theta_{J A}=70^{\circ} \mathrm{C} / \mathrm{W}\right)$ package on a JEDEC standard 4-layer board. $\theta_{\mathrm{JA}}$ values are approximations.


Figure 2. Maximum Safe Power Dissipation vs. Ambient Temperature

## ESD CAUTION



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 3. Pin Configuration
Table 12. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | -FB | Negative Output for Feedback Component Connection. |
| 2 | +IN | Positive Input Summing Node. |
| 3 | -IN | Negative Input Summing Node. |
| 4 | +FB | Positive Output for Feedback Component Connection. |
| 5 | MODE | Selects Between Full Power Mode and Low Power Mode. |
| 6 | +Vs | Positive Supply Voltage. |
| 7 | $+\mathrm{V}_{5}$ | Positive Supply Voltage. |
| 8 | +V ${ }_{\text {clamp }}$ | Positive Clamp Level. |
| 9 | Vocm | Output Common-Mode Voltage. |
| 10 | +OUT | Positive Output for Load Connection. |
| 11 | -OUT | Negative Output for Load Connection. |
| 12 | $\overline{\text { DISABLE }}$ | Disable Pin. |
| 13 | - VClamp | Negative Clamp Level. |
| 14 | $-V_{s}$ | Negative Supply Voltage. |
| 15 | $-V_{s}$ | Negative Supply Voltage. |
| 16 | DGND | Digital Ground Level. |
|  | Exposed pad (EPAD) | Exposed Pad. Connect the exposed pad to - $\mathrm{V}_{\text {s }}$. |

## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}, \mathrm{G}=1, \mathrm{R}_{\mathrm{F}}=\mathrm{R}_{\mathrm{G}}=499 \Omega, \mathrm{R}_{\mathrm{T}}=53.6 \Omega$ (when used), and $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$, unless otherwise noted. See Figure 94, Figure 95, Figure 96, and Figure 97 for the test circuits.

## FULL POWER MODE



Figure 4. Small Signal Frequency Response for Various Gains and Loads


Figure 5. Small Signal Frequency Response for Various Supplies


Figure 6. Small Signal Frequency Response for Various Temperatures


Figure 7. Large Signal Frequency Response for Various Gains and Loads


Figure 8. Large Signal Frequency Response for Various Supplies


Figure 9. Large Signal Frequency Response for Various Temperatures


Figure 10. Small Signal Frequency Response at Various Vосм Levels


Figure 11. Large Signal Frequency Response at Various Vocm Levels


Figure 12. Small Signal Frequency Response for Various Capacitive Loads


Figure 13.0.1 dB Flatness Small Signal Frequency Response for Various Gains and Loads


Figure 14. V осм Small Signal Frequency Response


Figure 15. Large Signal Frequency Response for Various Capacitive Loads


Figure 16. 0.1 dB Flatness Large Signal Frequency Response for Various Gains and Loads


Figure 17. Vосм Large Signal Frequency Response


Figure 18. Input Offset Voltage vs. Temperature for 50 Devices


Figure 19. Input Offset Current vs. Temperature for 30 Devices


Figure 20. Harmonic Distortion vs. Frequency for Various Loads


Figure 21. Harmonic Distortion vs. Frequency for Various Supplies


Figure 22. Harmonic Distortion vs. Frequency for Various Gains


Figure 23. Harmonic Distortion vs. V ${ }_{\text {OCM }}, f=1 \mathrm{kHz}$, $\pm 5$ V Supplies


Figure 24. Harmonic Distortion vs. Vосм, $f=1 \mathrm{kHz}$, $\pm 2.5$ V Supplies


Figure 25. Harmonic Distortion vs. Frequency for Various Vout, dm


Figure 26. Harmonic Distortion vs. Vout, dm for Various Supplies, $f=1 \mathrm{kHz}$


Figure 27. Harmonic Distortion vs. Frequency for Various $R_{F}$ and $R_{G}$ Values


Figure 28. CMRR vs. Frequency


Figure 29. Output Balance vs. Frequency


Figure 30. PSRR vs. Frequency


Figure 31. Open-Loop Gain and Phase vs. Frequency


Figure 32. Output Overdrive Recovery, $G=2$


Figure 33. Voltage Noise Spectral Density, Referred to Input


Figure 34. Input Current Noise Spectral Density


Figure 35. $\overline{D I S A B L E}$ Pin Turn-Off Time


Figure 36. 0.1\% Settling Time


Figure 37. Closed-Loop Output Impedance Magnitude vs. Frequency, G=1


Figure 38. $\overline{D I S A B L E}$ Pin Turn-On Time


Figure 39. Small Signal Transient Response for Various Gains and Loads


Figure 40. Small Signal Transient Response for Various Capacitive Loads, $V_{s}=10 \mathrm{~V}$


Figure 41. Small Signal Transient Response for Various Capacitive Loads, $V_{s}=5 \mathrm{~V}$


Figure 42. Small Signal Transient Response for Various Capacitive Loads, $V_{s}=3 \mathrm{~V}$


Figure 43. Large Signal Transient Response for Various Gains and Loads


Figure 44. Large Signal Transient Response for Various Capacitive Loads, $V_{s}=10 \mathrm{~V}$


Figure 45. Large Signal Transient Response for Various Capacitive Loads, $V_{s}=5 \mathrm{~V}$


Figure 46. Large Signal Transient Response for Various Capacitive Loads, $V_{s}=3 \mathrm{~V}$


Figure 48. V осм Large Signal Transient Response


Figure 47. Voсm Small Signal Transient Response

## LOW POWER MODE



Figure 49. Small Signal Frequency Response for Various Gains and Loads


Figure 50. Small Signal Frequency Response for Various Supplies


Figure 51. Small Signal Frequency Response for Various Temperatures


Figure 52. Large Signal Frequency Response for Various Gains and Loads


Figure 53. Large Signal Frequency Response for Various Supplies


Figure 54. Large Signal Frequency Response for Various Temperatures


Figure 55. Small Signal Frequency Response at Various Vocm Levels


Figure 56. Large Signal Frequency Response at Various Vосм Levels


Figure 57. Small Signal Frequency Response for Various Capacitive Loads


Figure 58. 0.1 dB Flatness Small Signal Frequency Response for Various Gains and Loads


Figure 59. Vосм Small Signal Frequency


Figure 60. Large Signal Frequency Response for Various Capacitive Loads


Figure 61. 0.1 dB Flatness Large Signal Frequency Response for Various Gains and Loads


Figure 62. Vосм Large Signal Frequency


Figure 63. Input Offset Voltage vs. Temperature for 50 Devices


Figure 64. Input Offset Current vs. Temperature for 30 Devices


Figure 65. Harmonic Distortion vs. Frequency for Various Loads


Figure 66. Harmonic Distortion vs. Frequency for Various Supplies


Figure 67. Harmonic Distortion vs. Frequency for Various Gains


Figure 68. Harmonic Distortion vs. V ${ }_{\text {OCM }}, f=1 \mathrm{kHz}$, $\pm 5$ V Supplies


Figure 69. Harmonic Distortion vs. Vосм, $f=1 \mathrm{kHz}$, $\pm 2.5$ V Supplies


Figure 70. Harmonic Distortion vs. Frequency for Various Vout, dm


Figure 71. Harmonic Distortion vs. Vout, dm for Various Supplies, $f=1 \mathrm{kHz}$


Figure 72. Harmonic Distortion vs. Frequency for Various $R_{F}$ and $R_{G}$ Values


Figure 73. CMRR vs. Frequency


Figure 74. Output Balance vs. Frequency


Figure 75. PSRR vs. Frequency


Figure 76. Open-Loop Gain and Phase vs. Frequency


Figure 77. Output Overdrive Recovery, G=2


Figure 78. Voltage Noise Spectral Density, Referred to Input


Figure 79. Current Noise Spectral Density


Figure 80. $\overline{D I S A B L E}$ Pin Turn-Off Time


Figure 81. 0.1\% Settling Time


Figure 82. Closed-Loop Output Impedance Magnitude vs. Frequency, G=1


Figure 83. $\overline{D I S A B L E}$ Pin Turn-On Time


Figure 84. Small Signal Transient Response for Various Gains and Loads


Figure 85. Small Signal Transient Response for Various Capacitive Loads, $V_{s}=10 \mathrm{~V}$


Figure 86. Small Signal Transient Response for Various Capacitive Loads, $V_{s}=5 \mathrm{~V}$


Figure 87. Small Signal Transient Response for Various Capacitive Loads, $V_{S}=3 \mathrm{~V}$


Figure 88. Large Signal Transient Response for Various Gains and Loads


Figure 89. Large Signal Transient Response for Various Capacitive Loads, $V_{s}=10 \mathrm{~V}$


Figure 90. Large Signal Transient Response for Various Capacitive Loads, $V_{s}=5 \mathrm{~V}$


Figure 91. Large Signal Transient Response for Various Capacitive Loads, $V_{s}=3 \mathrm{~V}$


Figure 93. V осм Large Signal Transient Response


Figure 92. V осм Small Signal Transient Response

## TEST CIRCUITS



Figure 94. Equivalent Basic Test Circuit


Figure 95. Test Circuit for Distortion Measurements


Figure 96. Test Circuit for $\overline{D I S A B L E}$ Pin Turn Off Time Measurement


Figure 97. Test Circuit for $\overline{D I S A B L E}$ Pin Turn On Time Measurement

## TERMINOLOGY

## Differential Voltage

Differential voltage is the difference between two node voltages. For example, the differential output voltage (or equivalently, output differential mode voltage) is defined as

$$
V_{\text {OUT, } d m}=\left(V_{\text {+OUT }}-V_{\text {-OUT }}\right)
$$

where $V_{+ \text {out }}$ and $V_{\text {-out }}$ refer to the voltages at the +OUT and -OUT terminals with respect to a common reference.
Similarly, the differential input voltage is defined as

$$
V_{I N, d m}=\left(+D_{I N}-\left(-D_{I N}\right)\right)
$$

## Common-Mode Voltage (CMV)

CMV is the average of two node voltages. The output commonmode voltage is defined as

$$
V_{\text {OUT, } c m}=\left(V_{+ \text {OUT }}+V_{\text {-OUT }}\right) / 2
$$

Similarly, the input common-mode voltage is defined as

$$
V_{I N, c m}=\left(+\mathrm{D}_{\mathrm{IN}}+\left(-\mathrm{D}_{I N}\right)\right) / 2
$$

## Common-Mode Offset Voltage

Common-mode offset voltage is the difference between the voltage applied to the Vocm terminal and the common mode of the output voltage.

$$
V_{O S, c m}=V_{\text {OUT, }, c m}-V_{O C M}
$$

## Differential Vos, Differential CMRR, and Vосм CMRR

The differential mode and common-mode voltages each have their own error sources. The differential offset ( $V_{o s, d m}$ ) is the voltage error between the + IN and -IN terminals of the amplifier. Differential CMRR reflects the change of $\mathrm{V}_{\mathrm{os}, \mathrm{dm}}$ in response to changes to the common-mode voltage at $+\mathrm{D}_{\text {IN }}$ and $-\mathrm{D}_{\text {IN }}$ (see Figure 98).

$$
C M R R_{D I F F}=\frac{\Delta V_{I N, c m}}{\Delta V_{O S, d m}}
$$

$V_{\text {осм }}$ CMRR reflects the change of $V_{\text {os }, \mathrm{dm}}$ in response to changes to the common-mode voltage at the output terminals.

$$
C M R R_{V_{O C M}}=\frac{\Delta V_{O C M}}{\Delta V_{O S, d m}}
$$

## Balance

Balance is a measure of how well the differential signals are matched in amplitude. The differential signals are exactly $180^{\circ}$ apart in phase. By this definition, the output balance is the magnitude of the output common-mode voltage divided by the magnitude of the output differential mode voltage.

$$
\text { Output Balance Error }=\left|\frac{V_{\text {OUT }, c m}}{V_{\text {OUT, dm }}}\right|
$$



Figure 98. Circuit Definitions

## THEORY OF OPERATION



16932-055
Figure 99. ADA4945-1 Architectural Block Diagram

The ADA4945-1 is a high speed, low power differential amplifier fabricated on Analog Devices advanced dielectrically isolated SiGe bipolar process. The device provides two closely balanced differential outputs in response to either differential or single-ended input signals. An external feedback network that is similar to a voltage feedback operational amplifier sets the differential gain. The output common-mode voltage is independent of the input common-mode voltage and is set by an external voltage at the Vосм terminal. The PNP input stage allows input common-mode voltages between the negative supply and 1.3 V less than the positive supply. A rail-to-rail output stage supplies a wide output voltage range. The $\overline{\text { DISABLE }}$ pin can reduce the supply current (Is) of the amplifier to $50 \mu \mathrm{~A}$.

## FULLY DIFFERENTIAL AND COMMON-MODE SIGNAL PATHS

Figure 99 shows a simplified diagram of the ADA4945-1 architecture. The differential feedback loop consists of the differential transconductance (Giff) working through the Go output buffers and the $\mathrm{R}_{\mathrm{F}} / \mathrm{R}_{\mathrm{G}}$ feedback networks. The commonmode feedback loop is set up with a voltage divider across the two differential outputs to create an output voltage midpoint ( $\mathrm{Vout}_{\text {oum }}$ ) and a common-mode transconductance ( $\mathrm{G}_{\text {см }}$ ).

The differential feedback loop forces the voltages at + IN and -IN to equal each other. This voltage equalization sets the following relationships:

$$
\begin{aligned}
\frac{+D_{I N}}{R_{G}} & =-\frac{V_{-O U T}}{R_{F}} \\
\frac{-D_{I N}}{R_{G}} & =-\frac{V_{+O U T}}{R_{F}}
\end{aligned}
$$

Subtracting the previous equations gives the relationship that shows $R_{F}$ and $R_{G}$ setting the differential gain.

$$
\left(V_{+ \text {OUT }}-V_{- \text {OUT }}\right)=\left(+D_{\text {IN }}-\left(-D_{I N}\right)\right) \times \frac{R_{F}}{R_{G}}
$$

The common-mode feedback loop drives the output commonmode voltage that is sampled at the midpoint of the output voltage divider to equal the voltage at Vосм. This voltage equalization results in the following relationships:

$$
\begin{aligned}
& V_{\text {OUTT }}=V_{\text {OCM }}+\frac{V_{\text {OUT }, d m}}{2} \\
& V_{\text {-OUT }}=V_{\text {OCM }}-\frac{V_{\text {OUT }, d m}}{2}
\end{aligned}
$$

Note that the summing junction input voltages of the differential amplifier (+IN and -IN in Figure 99) are set by both the output voltages and the input voltages.

$$
\begin{aligned}
& V_{+I N}=+D_{I N}\left(\frac{R_{F}}{R_{F}+R_{G}}\right)+V_{-O U T}\left(\frac{R_{G}}{R_{F}+R_{G}}\right) \\
& V_{-I N}=-D_{I N}\left(\frac{R_{F}}{R_{F}+R_{G}}\right)+V_{+O U T}\left(\frac{R_{G}}{R_{F}+R_{G}}\right)
\end{aligned}
$$

## OUTPUT VOLTAGE CLAMP

In addition to the differential and common-mode signal paths, the ADA4945-1 implements clamping circuits to protect the input devices of circuits being driven by the ADA4945-1, hereafter assumed to be an ADC, from being overdriven and potentially damaged. These clamping circuits use both differential and common-mode feedback to limit the output voltages to a range defined by the voltage applied to two reference pins, $+\mathrm{V}_{\text {Clamp }}$ and $-\mathrm{V}_{\text {Clamp }}$. These high impedance pins are typically connected to potentials that define the allowable input range of the ADC , which are the ADC reference voltages ( $+\mathrm{V}_{\text {ref }}$ and $-\mathrm{V}_{\text {ref }}$ ) for most ADCs.
As shown in Figure 100, the common-mode clamping circuit senses the output voltage midpoint and applies a commonmode feedback signal to prevent $V_{\text {out, cm }}$ from exceeding $+\mathrm{V}_{\text {clamp }}$ or going below $-\mathrm{V}_{\text {clamp }}$


Figure 100. Common-Mode Clamp Block Diagram
The differential clamping circuit, shown in Figure 101, senses each output (+OUT and -OUT) and applies a differential feedback signal to prevent either output from exceeding $\left(+\mathrm{V}_{\text {CLAMP }}+0.5 \mathrm{~V}\right)$ or going below $\left(-\mathrm{V}_{\text {CLamp }}-0.5 \mathrm{~V}\right)$. The approximately 500 mV offset voltage is designed to allow the outputs to fully use the input range of the ADC without any clamp engagement, while providing input protection prior to the turn on of the ADC input protection diodes. This feature allows the ADA4945-1 to provide a full-scale signal to the ADC without incurring any clamp induced distortion, thus maximizing signal-to-noise ratio (SNR) and linearity while protecting the ADC inputs.


Figure 101. Differential Clamp Block Diagram
By applying a differential feedback signal in response to one or both outputs exceeding the clamp reference voltages, both outputs are limited equally, even if only one output exceeds one of the clamp reference voltages. This feature allows the ADA49451 to maintain a constant output common-mode voltage even while clamping the differential outputs, which enables a faster system recovery from a clamped condition.
In systems where output clamping is not desired, the upper output clamp can be disabled by connecting $+\mathrm{V}_{\text {CLAMP }}$ to $+\mathrm{V}_{\mathrm{S}}$, and the lower output clamp can be disabled by connecting $-\mathrm{V}_{\text {clamp }}$ to $-\mathrm{V}_{\mathrm{s}}$. If one clamp is disabled (for example, $-\mathrm{V}_{\mathrm{s}}=$ $-\mathrm{V}_{\text {CLAMP }}=0 \mathrm{~V}$ ), the other can be remain active, and the output is limited when either or both outputs reaches the active clamp reference.

An additional feature of the ADA4945-1 is the use of a resistor divider between the $+\mathrm{V}_{\text {CLamp }}$ and $-\mathrm{V}_{\text {CLamp }}$ pins, as shown in Figure 99, to set the default potential on the V осм pin when the pin is not externally driven. Because the $+\mathrm{V}_{\text {Clamp }}$ and $-\mathrm{V}_{\text {Clamp }}$ pins are typically set to the maximum and minimum desired input voltage of the ADC (for example, $+\mathrm{V}_{\text {ref }}$ and $-\mathrm{V}_{\text {ref }}$ ), respectively, this resistor divider sets the output common-mode voltage of the ADA4945-1 at the midpoint of the ADC input range by default. By contrast, most fully-differential amplifiers use a resistor divider between the amplifier supply voltages to set the default output common-mode voltage, which may not be optimal for maximizing ADC input range usage.

## POWER MODES

The ADA4945-1 implements two fully characterized active power modes (full power, low power) and a disable mode to optimize system power and performance trade-offs. The transition time from disable mode to either of the active power modes is fast $(<2 \mu \mathrm{~s})$, allowing additional power savings by dynamically placing the ADA4945-1 in disable mode when the output voltage is not needed (for example, between ADC samples in low data rate systems).

## APPLICATIONS INFORMATION

## ANALYZING AN APPLICATION CIRCUIT

The ADA4945-1 uses open-loop gain and negative feedback to force the differential and common-mode output voltages to minimize the differential and common-mode error voltages. The differential error voltage is the voltage between the differential inputs labeled +IN and -IN (see Figure 98). For most purposes, this voltage is 0 V . Similarly, the difference between the actual output common-mode voltage and the voltage applied to Vосм is also 0 V . Starting from these two assumptions, any application circuit can be analyzed.

## SETTING THE CLOSED-LOOP GAIN

Determine the differential mode gain of the circuit in Figure 98 by using the following equation:

$$
\left|\frac{V_{\text {OUT }, d m}}{V_{I N, d m}}\right|=\frac{R_{F}}{R_{G}}
$$

This calculation assumes that the input resistors $\left(\mathrm{R}_{\mathrm{G}}\right)$ and feedback resistors ( $\mathrm{R}_{\mathrm{F}}$ ) on each side are equal.

## ESTIMATING THE OUTPUT NOISE VOLTAGE

The differential output noise of the ADA4945-1 can be estimated by using the noise model in Figure 102. The input-referred noise voltage density, $\mathrm{V}_{\mathrm{niN}}$, is modeled as a differential input, and the noise currents, $i_{\operatorname{nIN}-}$ and $i_{\mathrm{n}_{\mathrm{IN}+}}$, appear between each input and ground. The noise currents are assumed equal and produce a voltage across the parallel combination of the gain and feedback resistances. $\mathrm{v}_{\mathrm{nCM}}$ is the noise voltage density at the Vocm pin. Each of the four resistors contributes $\left(4 \mathrm{kTR}_{\mathrm{x}}\right)^{1 / 2}$. Table 13 summarizes the input noise sources, the multiplication factors, and the output referred noise density terms. For more noise calculation information, go to the Analog Devices Differential Amplifier Calculator (DiffAmpCalc ${ }^{\text {m" }}$ ), click ADIDiffAmpCalculator.zip, and follow the on-screen prompts.


As with conventional op amps, the output noise voltage densities can be estimated by multiplying the input referred terms at + IN and - IN by the appropriate output factor, where:

$$
\begin{aligned}
& G_{N}=\frac{2}{\left(\beta_{1}+\beta_{2}\right)} \text { is the circuit noise gain. } \\
& \beta_{1}=\frac{R_{G 1}}{R_{F 1}+R_{G 1}} \text { and } \beta_{2}=\frac{R_{G 2}}{R_{F 2}+R_{G 2}} \text { are the feedback factors. }
\end{aligned}
$$

When $\mathrm{R}_{\mathrm{F} 1} / \mathrm{R}_{\mathrm{G} 1}=\mathrm{R}_{\mathrm{F} 2} / \mathrm{R}_{\mathrm{G} 2}$, then $\beta 1=\beta 2=\beta$, and the noise gain becomes

$$
G_{N}=\frac{1}{\beta}=1+\frac{R_{F}}{R_{G}}
$$

Note that the output noise from V осм goes to zero in this case. The total differential output noise density, $\mathrm{v}_{\mathrm{nOD}}$, is the root-sumsquare of the individual output noise terms.

$$
v_{n O D}=\sqrt{\sum_{i=1}^{8} v_{n O i}^{2}}
$$

Table 13. Output Noise Voltage Density Calculations

| Input Noise Contribution | Input Noise Term | Input Noise Voltage Density | Output Multiplication Factor | Output-Referred Noise Voltage Density Term |
| :---: | :---: | :---: | :---: | :---: |
| Differential Input | $\mathrm{V}_{\text {IIN }}$ | $\mathrm{V}_{\text {nIN }}$ | $\mathrm{G}_{\mathrm{N}}$ | $\mathrm{v}_{\mathrm{nO} 1}=\mathrm{G}_{\mathrm{N}}\left(\mathrm{V}_{\mathrm{nIN}}\right)$ |
| Inverting Input | $\mathrm{in}_{\text {In- }}$ | $\mathrm{in}_{\text {IN }-} \times\left(\mathrm{R}_{\mathrm{G}_{2}} \\| \mathrm{R}_{\mathrm{F} 2}\right)$ | $\mathrm{G}_{\mathrm{N}}$ | $V_{\mathrm{nO2}}=\mathrm{G}_{\mathrm{N}}\left[\mathrm{in}_{\mathrm{n}} \mathrm{N}-\times\left(\mathrm{R}_{62} \\| R_{\text {F2 }}\right)\right]$ |
| Noninverting Input | $\mathrm{in}_{\text {nin+ }}$ | $\mathrm{in}_{\underline{1}+} \times\left(\mathrm{R}_{\mathrm{G}_{1}} \\| \mathrm{R}_{\mathrm{F} 1}\right)$ | $\mathrm{G}_{\mathrm{N}}$ |  |
| Vocm Input | $\mathrm{V}_{\mathrm{ncm}}$ | $\mathrm{V}_{\mathrm{ncm}}$ | $\mathrm{G}_{N}\left(\beta_{1}-\beta_{2}\right)$ | $\mathrm{v}_{\mathrm{nO4}}=\mathrm{G}_{\mathrm{N}}\left(\beta_{1}-\beta_{2}\right)\left(\mathrm{v}_{\mathrm{ncm}}\right)$ |
| Gain Resistor, $\mathrm{R}_{\mathrm{G} 1}$ | VnRG1 | $\left(4 \mathrm{kTR}_{\mathrm{G}_{1}}\right)^{1 / 2}$ | $\mathrm{G}_{N}\left(1-\beta_{2}\right)$ | $V_{\text {nO5 }}=G_{N}\left(1-\beta_{2}\right)\left(4 \mathrm{kTR}_{\text {G1 }}\right)^{1 / 2}$ |
| Gain Resistor, R $\mathrm{G}_{2}$ | $\mathrm{V}_{\text {nRG2 }}$ | $\left(4 \mathrm{kTR}_{\mathrm{G} 2}\right)^{1 / 2}$ | $\mathrm{G}_{N}\left(1-\beta_{1}\right)$ | $v_{\text {no6 }}=G_{N}\left(1-\beta_{1}\right)\left(4 \mathrm{kTR} R_{G 2}\right)^{1 / 2}$ |
| Feedback Resistor, R $\mathrm{F}_{1}$ | $\mathrm{V}_{\text {nRF1 }}$ | $\left(4 \mathrm{kTR}_{\mathrm{F}_{1}}\right)^{1 / 2}$ | 1 | $\mathrm{v}_{\mathrm{nO7}}=\left(4 \mathrm{kTR} \mathrm{F}_{\mathrm{F}}\right)^{1 / 2}$ |
| Feedback Resistor, R ${ }_{\text {F2 }}$ | $\mathrm{V}_{\text {nRF2 }}$ | $\left(4 \mathrm{kTR} \mathrm{F}_{\text {2 }}\right)^{1 / 2}$ | 1 | $\mathrm{V}_{\mathrm{n} 08}=\left(4 \mathrm{kTR} \mathrm{F}_{\mathrm{F}}\right)^{1 / 2}$ |

## IMPACT OF MISMATCHES IN THE FEEDBACK NETWORKS

Even if the external feedback networks $\left(\mathrm{R}_{\mathrm{F}} / \mathrm{R}_{\mathrm{G}}\right)$ are mismatched, the internal common-mode feedback loop still forces the outputs to remain balanced. The amplitudes of the signals at each output remain equal and $180^{\circ}$ out of phase. The input-to-output, differential mode gain varies proportionately to the feedback mismatch, but the output balance is unaffected.

As well as causing a noise contribution from $V_{\text {осм, }}$, ratio matching errors in the external resistors result in a degradation of the ability of the circuit to reject input common-mode signals, similar to a four resistors difference amplifier made from a conventional op amp.
In addition, if the dc levels of the input and output commonmode voltages are different, matching errors result in a small differential mode, output offset voltage. When $G=1$, with a ground referenced input signal and the output common-mode level set to 2.5 V , an output offset of as much as 25 mV ( $1 \%$ of the difference in common-mode levels) can result if $1 \%$ tolerance resistors are used. Resistors of $1 \%$ tolerance result in a worst case input CMRR of about 40 dB , a worst case differential mode output offset of 25 mV due to the 2.5 V level shift, and no significant degradation in output balance error.

## CALCULATING THE INPUT IMPEDANCE OF AN APPLICATION CIRCUIT

The effective input impedance depends on whether the signal source is single-ended or differential. For a balanced differential input signal, as shown in Figure 103, the input impedance ( $\mathrm{R}_{\mathrm{IN}, \mathrm{dm}}$ ) between the inputs $\left(+D_{\text {IN }}\right.$ and $\left.-D_{\text {IN }}\right)$ is $R_{I N, d m}=2 \times R_{G}$.


Figure 103. ADA4945-1 Configured for Balanced (Differential) Inputs

For an unbalanced single-ended input signal, as shown in Figure 104, the input impedance is

$$
R_{I N, S E}=R_{G 1} \frac{\beta 1+\beta 2}{\beta 1(\beta 2+1)}
$$

where:

$$
\begin{aligned}
& \beta 1=\frac{R_{G 1}}{R_{G 1}+R_{F 1}} \\
& \beta 2=\frac{R_{G 2}}{R_{G 2}+R_{F 2}}
\end{aligned}
$$



Figure 104. ADA4945-1 with Unbalanced (Single-Ended) Input
For a balanced system where $\mathrm{R}_{\mathrm{G} 1}=\mathrm{R}_{\mathrm{G} 2}=\mathrm{R}_{\mathrm{G}}$ and $\mathrm{R}_{\mathrm{F} 1}=\mathrm{R}_{\mathrm{F} 2}=\mathrm{R}_{\mathrm{F}}$, the equations simplify to

$$
\beta 1=\beta 2=\frac{R_{G}}{R_{G}+R_{F}} \text { and } R_{I N, S E}=\left(\frac{R_{G}}{1-\frac{R_{F}}{2\left(R_{G}+R_{F}\right)}}\right)
$$

The input impedance of the circuit is effectively higher than it would be for a conventional op amp connected as an inverter because a fraction of the differential output voltage appears at the inputs as a common-mode signal, partially bootstrapping the voltage across the $\mathrm{R}_{\mathrm{G} 1}$ input resistor.

## Terminating a Single-Ended Input

This section describes how to properly terminate a single-ended input to the ADA4945-1. Assume a system gain of 1 where $\mathrm{R}_{\mathrm{Fl}}=$ $\mathrm{R}_{\mathrm{F} 2}=\mathrm{R}_{\mathrm{G} 1}=\mathrm{R}_{\mathrm{G} 2}=499 \Omega$, an input source with an open-circuit output voltage of 2 V p-p, and a source resistance of $50 \Omega$. Figure 105 shows the circuit.

1. Calculate the input impedance.

$$
\beta 1=\beta 2=499 / 998=0.5 \text { and } R_{I N}=665.33 \Omega
$$



Figure 105. Single-Ended Input Impedance RIN
2. Add a termination resistor $\left(\mathrm{R}_{T}\right)$ to match the $50 \Omega$ source resistance. Because $\mathrm{R}_{\mathrm{T}} \| 665.33 \Omega=50 \Omega, \mathrm{R}_{\mathrm{T}}=54.06 \Omega$.


Figure 106. Adding Termination Resistor, $R_{T}$
3. Replace the source termination resistor combination with the Thevenin equivalent. The Thevenin equivalent of the source resistance, $\mathrm{R}_{\mathrm{s}}$, and the termination resistance, $\mathrm{R}_{\mathrm{T}}$, is $\mathrm{R}_{\mathrm{TH}}=\mathrm{R}_{\mathrm{S}} \| \mathrm{R}_{\mathrm{T}}=25.976 \Omega$. The Thevenin equivalent of the source voltage is

$$
V_{T H}=V_{S} \frac{R_{T}}{R_{S}+R_{T}}=1.039 \mathrm{~V} \mathrm{p}-\mathrm{p}
$$



Figure 107. Thevenin Equivalent Circuit
4. Set $\mathrm{R}_{\mathrm{F} 1}=\mathrm{R}_{\mathrm{F} 2}=\mathrm{R}_{\mathrm{F}}$ to maintain a balanced system.

Compensate the imbalance caused by $\mathrm{R}_{\text {TH }}$. There are two methods available to compensate, as follows:

- $\quad$ Add $\mathrm{R}_{T H}$ to $\mathrm{R}_{\mathrm{G} 2}$ to maintain balanced gain resistances and increase $R_{F 1}$ and $R_{F 2}$ to $R_{F}=\frac{V_{S}}{V_{T H}} \operatorname{Gain}\left(R_{G}+R_{T H}\right)$ to maintain the system gain.
- Decrease $\mathrm{R}_{\mathrm{G} 2}$ to $\mathrm{R}_{\mathrm{G} 2}=\frac{\mathrm{R}_{\mathrm{F}} \times \mathrm{V}_{\mathrm{TH}}}{\mathrm{V}_{\mathrm{S}} \times \text { Gain }}$ to maintain system gain and decrease $\mathrm{R}_{\mathrm{G} 1}$ to ( $\mathrm{R}_{\mathrm{G} 2}-\mathrm{R}_{\mathrm{TH}}$ ) to maintain balanced gain resistances.

The first compensation method is used in the Analog Devices DiffAmpCalc ${ }^{\text {mim }}$ tool. Using the second compensation method, $\mathrm{R}_{\mathrm{G} 2}=259.241 \Omega$ and $\mathrm{R}_{\mathrm{G} 1}=259.241-25.976=233.265 \Omega$. The modified circuit is shown in Figure 108.


Figure 108. Thevenin Equivalent with Matched Gain Resistors
Figure 108 shows an easily manageable circuit with matched feedback loops that can be easily evaluated.
5. The modified gain resistor, $\mathrm{R}_{\mathrm{Gl}}$, changes the input impedance. Repeat Step 1 through Step 4 several times using the modified value of $\mathrm{R}_{\mathrm{Gl}}$ from the previous iteration until the value of $\mathrm{R}_{\mathrm{T}}$ does not change from the previous iteration. After three additional iterations, the change in $\mathrm{R}_{\mathrm{G} 1}$ is less than $0.1 \%$. The final circuit is shown in Figure 109 with the closest $1 \%$ resistor values.


Figure 109. Terminated Single-Ended-to-Differential System with $G=1$

## INPUT COMMON-MODE VOLTAGE RANGE

The input common-mode range at the summing nodes of the ADA4945-1 is specified as $-\mathrm{V}_{s}$ to $+\mathrm{V}_{s}-1.3 \mathrm{~V}$. By extending the input common-mode range down to $-\mathrm{V}_{\mathrm{S}}$, the ADA4945-1 is especially well suited to dc-coupled, single-ended-to-differential, and single-supply applications, such as ADC driving.

## INPUT AND OUTPUT CAPACITIVE AC COUPLING

Although the ADA4945-1 is best suited to dc-coupled applications, it is possible to use the device in ac-coupled circuits. Input ac coupling capacitors can be inserted between the source and $\mathrm{R}_{\mathrm{G}}$. This ac coupling blocks the flow of the dc common-mode feedback current and causes the ADA4945-1 dc input commonmode voltage to equal the dc output common-mode voltage. These ac coupling capacitors must be placed in both loops to keep the feedback factors matched. Output ac coupling capacitors can be placed in series between each output and the respective load of each output.

## SETTING THE OUTPUT COMMON-MODE VOLTAGE

The Vосм pin of the ADA4945-1 is internally biased at a voltage approximately equal to the midway between the output voltage clamps, $\left(\left(+\mathrm{V}_{\text {clamp }}\right)+\left(-\mathrm{V}_{\text {Clamp }}\right)\right) / 2$. Relying on this internal bias results in an output common-mode voltage that is within approximately 100 mV of the expected value.
When more accurate control of the output common-mode level is required, it is recommended that an external source, or resistor divider ( $10 \mathrm{k} \Omega$ or greater resistors), be used. The output common-mode offset listed in Table 2, Table 5, and Table 8 assumes that the V $\mathrm{V}_{\text {OCM }}$ input is driven by a low impedance voltage source.
It is also possible to connect the Vocm input to a common-mode level (CML) output of an ADC. However, care must be taken to ensure that the output has sufficient drive capability. The input impedance of the Vосм pin is approximately $125 \mathrm{k} \Omega$.

## DISABLE PIN

The ADA4945-1 features a $\overline{\text { DISABLE }}$ pin that can be used to minimize the quiescent current consumed when the device is not being used. $\overline{\text { DISABLE }}$ is asserted by applying a low logic level to the $\overline{\text { DISABLE }}$ pin. The logic level for the $\overline{\text { DISABLE }}$ pin is referenced to $\mathrm{D}_{\mathrm{GND}}$. See Table 3, Table 6, and Table 9 for the threshold limits.
The $\overline{\text { DISABLE }}$ pin features an internal pull-up network that enables the amplifier for normal operation. The ADA4945-1 $\overline{\text { DISABLE }}$ pin can be left floating (that is, no external connection is required) and does not require an external pullup resistor to ensure normal on operation (see Figure 110). When the ADA4945-1 is disabled, the output is high impedance. Note that the outputs are tied to the inputs through the feedback resistors and to the source using the gain resistors. In addition, there are back to back diodes on the input pins that limit the differential voltage to 1.2 V .


Figure 110. $\overline{\text { DISABLE }}$ Pin Circuit

## DRIVING A CAPACITIVE LOAD

A purely capacitive load reacts with the bond wire and pin inductance of the ADA4945-1, resulting in high frequency ringing in the transient response and loss of phase margin. One way to minimize this effect is to place a resistor in series with each output to buffer the load capacitance. The resistor and load capacitance form a first-order, low-pass filter. Therefore, the resistor value must be as small as possible. In some cases, the ADCs require small series resistors to be added on their inputs.

Figure 111 shows the capacitive load vs. the series resistance required to maintain a minimum $45^{\circ}$ of phase margin. The test circuit is shown in Figure 112.


Figure 111. Series Resistance vs. Load Capacitance


Figure 112. Series Resistance with a Capacitive Load Test Circuit

## OUTPUT CLAMPS

The ADA4945-1 implements output voltage clamps to effectively limit the differential and common-mode signal levels, thereby protecting circuitry following the ADA4945-1 from being overdriven. The operation of these clamps is discussed in the Theory of Operation section. Figure 113 shows an example where the output voltage clamp may be used while driving an ADC. In this example, the ADA4945-1 is operating from +7 V and -2 V supplies, and the ADC is using +5 V reference. In such a scenario, the ADC input can potentially be overdriven if no clamping were present. By connecting the clamps to the positive and negative references of the ADC, the differential and common-mode signal levels are limited as shown in Figure 114 and Figure 115. Note that the differential signals are clamped $\sim 500 \mathrm{mV}$ beyond the clamp set voltage to allow full swing to the references. The common-mode signal is clamped right at the clamp set voltages.


Figure 113. ADA4945-1 Output Voltage Clamp Usage


Figure 114. Clamped Differential Signal Levels


Figure 115. Clamped Common-Mode Signal Levels

## DRIVING A HIGH PRECISION ADC

The ADA4945-1 is ideally suited for broadband dc-coupled applications. The recommended list of precision converters is shown in Table 15. The circuit in Figure 116 shows an example of the ADA4945-1 driving a precision ADC such as the AD4003 (an 18-bit, 2 MSPS, successive approximation ADC), or the AD7768 (a 24-bit, 256 kSPS, sigma-delta ADC). The ADA4945-1 is dc-coupled on the input and the output, which eliminates the need for a transformer to drive the ADC. In this example, the ADA4945-1 is applied in a differential input to differential output configuration, with a gain of 1 , and with dual supplies of +7 V and -2 V . The output of the ADA4945-1 is level shifted to match the input common mode of the ADC. The gain is set by the ratio of the feedback resistor to the gain resistor. In addition, the circuit can be used in a single-ended input to differential output configuration. If needed, a termination resistor in parallel with the source input can be used. When a single-ended input is used, the input impedance of the amplifier can be calculated as shown in the Terminating a Single-Ended Input section. If the feedback and gain resistors are all $1 \mathrm{k} \Omega$, as in Figure 116, the single-ended input impedance is approximately $1.33 \mathrm{k} \Omega$, which, in parallel with a $52.3 \Omega$ termination resistor, provides a $50 \Omega$
termination for the source. An additional $25.5 \Omega$ (1025.5 $\Omega$ total) at the inverting input balances the parallel impedance of the $50 \Omega$ source and the termination resistor driving the noninverting input. However, if a differential source input is used, the differential input impedance is $2 \mathrm{k} \Omega$. In this case, two $52.3 \Omega$ termination resistors are used to terminate the inputs.

When driving the AD7768 in this example, the ADA4945-1 is driven by a signal generator having an 8 V p-p symmetric, bipolar output. The V осм input of the ADA4945-1 is bypassed for noise reduction and is driven via the common-mode source of the AD7768 to 2.5 V . With an output common-mode voltage of 2.5 V , each ADA4945-1 output swings between 0 V and 4 V , opposite in phase, providing a gain of 1 and a 8 V p-p differential signal to the ADC input. The differential RC section between the ADA4945-1 output and the ADC input provides a single-pole, low-pass filter to help reduce current spikes due to ADC input switching.
Table 14 shows the SNR and total harmonic distortion (THD) of the ADA4945-1 driving the AD7768 and AD4003 for various input frequencies at a near full-scale signal. The RC filter values in Figure 116 are also shown, as well as the reference voltage (REF) level.


Table 14. SNR and THD for ADA4945-1 Driving AD7768 and AD4003

| ADC | Frequency (kHz) | Signal Level (V p-p) | REF (V) | $\mathbf{R ( \Omega )}$ | $\mathbf{C}(\mathbf{n F})$ | C $_{\text {DIFF }}$ (nF) | SNR (dB) | THD (dB) |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| AD7768 | 1 | 8.0 | 4.096 | 10 | 0.27 | 0.68 | 106.7 | -115.9 |
|  | 2 | 8.0 | 4.096 | 10 | 0.27 | 0.68 | 106.5 | -115.5 |
|  | 10 | 8.0 | 4.096 | 10 | 0.27 | 0.68 | 105.8 | -116.9 |
|  | 20 | 7.98 | 4.096 | 10 | 0.27 | 0.68 | 104.7 | -116.2 |
| AD4003 | 1 | 9.5 | 5.0 | 200 | 180.0 | Not applicable | 98.5 | -123.5 |
|  | 10 | 9.5 | 5.0 | 200 | 180.0 | Not applicable | 98.3 | -117.0 |
|  | 100 | 9.1 | 5.0 | 200 | 180.0 | Not applicable | 96.3 | -100.3 |

Table 15. Recommended Converters

| Product | Power (mW) | Throughput (MSPS) | Resolution (Bits) | SNR (dB) |
| :--- | :--- | :--- | :--- | :--- |
| AD4001 | 16 | 2 | 16 | 96 |
| AD4003 | 16 | 2 | 18 | 100 |
| AD4005 | 8 | 1 | 16 | 96 |
| AD4007 | 8 | 1 | 18 | 100 |
| AD4011 | 4 | 0.5 | 18 | 100 |
| AD4020 | 20 | 2 | 20 | 100 |

## LAYOUT, GROUNDING, AND BYPASSING

As a high speed device, the ADA4945-1 is sensitive to the PCB environment in which it operates. Using the superior performance of the ADA4945-1 requires attention to the details of high speed PCB design.
Ensure that signal routing is short and direct to avoid parasitic effects. Wherever complementary signals exist, provide a symmetrical layout to maximize balanced performance. When routing differential signals over a long distance, ensure that PCB traces are close together, and twist any differential wiring such that loop area is minimized. This configuration reduces radiated energy and makes the circuit less susceptible to interference.

Bypass the power supply pins as near to the device as possible and directly to a nearby ground plane. Use high frequency ceramic chip capacitors. Use two parallel bypass capacitors ( $0.1 \mu \mathrm{~F}$ and $10 \mu \mathrm{~F}$ ) for each supply. Place the $0.1 \mu \mathrm{~F}$ capacitor as near to the device as possible. Further away, provide low frequency bypassing using $10 \mu \mathrm{~F}$ tantalum capacitors from each supply to ground.
The ground plane must be as continuous and unbroken as possible to provide a low impedance path for return currents to the supply. As such, the ground plane should be kept free of any signal traces or other interruptions.

## OUTLINE DIMENSIONS



Figure 117. 16-Lead Lead Frame Chip Scale Package [LFCSP]
$3 \mathrm{~mm} \times 3 \mathrm{~mm}$ Body and 0.75 mm Package Height (CP-16-22)
Dimensions shown in millimeters

## ORDERING GUIDE

| Model $^{\mathbf{1}}$ | Temperature Range | Package Description | Package Option | Ordering Quantity | Marking Code |
| :--- | :--- | :--- | :--- | :--- | :--- |
| ADA4945-1ACPZ-R2 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $16-$ Lead LFCSP | CP-16-22 | 250 | C9D |
| ADA4945-1ACPZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16 -Lead LFCSP | CP-16-22 | 5,000 | C9D |
| ADA4945-1ACPZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16 -Lead LFCSP | CP-16-22 | 1,500 | C9D |
| ADA4945-1CP-EBZ |  | Evaluation Board |  |  |  |
| AMC-ADA4945-1EBZ |  | ADC Mezzanine Card |  |  |  |

[^0]
# Mouser Electronics 

Authorized Distributor

Click to View Pricing, Inventory, Delivery \& Lifecycle Information:

Analog Devices Inc.:
ADA4945-1ACPZ-R7 ADA4945-1ACPZ-RL ADA4945-1ACPZ-R2


[^0]:    ${ }^{1} Z=$ RoHS Compliant Part.

